WELCOME
GRACE ABRAHAM
ROLL . NO : 01
S1 MTECH VLSI & ES
FISAT
IMPLEMENTATION OF 1-BIT FULL ADDER
USING GATE DIFFUSION INPUT (GDI)
TECHNIQUE
2
CONTENTS
• INTRODUCTION
• ADVANTAGES OF GDI OVER CMOS TECHNOLOGY
• BASIC GDI CELL FUNCTIONS
• TRANSIENT ANALYSIS OF BASIC GDI FUNCTIONS
• OPERATIONAL ANALYSIS
• COMPARISION WITH CMOS LOGIC STYLES
• CONVENTIONAL CMOS 1-BIT FULL ADDER
• XOR BASED FULL ADDER
• GDI 1-BIT FULL ADDER
• CONCLUSION
3
INTRODUCTION
• VLSI application use arithmetic operations
• Logic gates are building blocks of digital circuits
• 1-bit full adder cell used in arithmetic circuits
• Enhancing the performance is critical
• Low power VLSI systems is highly in demand
• Designers are faced with more constraints
• Main aim is to minimize the power consumption
 Low power
 High speed
 Small silicon area
 High throughput
4
• Why Low power ?
5
 Power dissipation limitations come in 2 ways
 Low power operation is desirable in integrated circuits
o Cooling considerations
 Large amount of energy dissipation by high speed circuits
 Heat removal by package is a limitation
o Increasing popularity of portable electronic devices
 Laptops, portable video players, cellular phones
 Batteries as power source
 Limited time of operation before they require recharging
6
ADVANTAGES OF GDI OVER CMOS
• Low power circuit design
• Allows reducing power consumption
• Reducing propagation delay
• Reducing area of digital circuit
• Maintaining low complexity of logic design
7
BASIC GDI CELL FUNCTIONS
• Reminds the standard CMOS inverter
• Basic structure
 3 inputs
 1 output
 Bulk of both NMOS & PMOS are connected to N or P respectively
o G (common gate input of NMOS & PMOS)
o P (input to the source/drain of PMOS)
o N (input to the source/drain of NMOS )
o D
8
• Boolean function uses 6-12 transistors in CMOS
• Less number of transistors are used in GDI
• Improvements
 Design complexity level
 Transistor counts
 Static Power dissipation
9
TRANSIENT ANALYSIS OF BASIC GATE
DIFFUSION INPUT (GDI) FUNCTIONS
10
• v(1) : Input voltage at G
• v(2) : Input voltage at P
• v(4) : Input voltage at N
• v(3) : Output voltage at D
11
12
13
OPERATIONAL ANALYSIS
• Problem with pass transistor logic : low voltage swing
• For function F1
• Low swing occurs in output when A=0 & B=0
• Expected Vtp = 0 v , due to poor high to low transition chara. of
PMOS Vtp =.50v
14
• Extra buffer circuitry may eliminate low voltage swing
• About 50% of GDI cell operates as regular CMOS inverter
• Used as a digital buffer for logic level restoration
• In some cases, when VDD= 1 without a swing from the previous
stages, a GDI functions as an inverter buffer and recovers the
voltage swing
15
COMPARISION WITH CMOS LOGIC STYLES
• Circuits were designed in
0.35µm twin well CMOS
technology
• Simulated using AIMSPICE
at 3.3V with load
capacitance =100 fF
16
• GDI have the lowest transistor count
• Both power and delay are less in case of GDI technique
17
CONVENTIONAL CMOS 1-BIT FULL ADDER
• In VLSI application, arithmetic operations play important role
• 1 bit full adder is building block of all operations
• CMOS 1 bit full adder
 Addition
 Subtraction
 Multiplication
 Inputs : A, B, Cin (1 bit)
 Outputs : Sum, Carry (1 bit)
• CMOS design style is not area efficient for complex gates
• CMOS full adder cell has 28 transistors
• Pseudo NMOS
• Dynamic logic
• CMOS logic
 Static power consumption is high
 Compromise noise margin
 Charge leakage
 Charge sharing
 PMOS pull up & NMOS pull down network
 Number of transistors used is high
o Requires frequent refreshing
18
19
XOR BASED FULL ADDER
• Equation obtained earlier can be modified as
• Full adder can be implemented as 2 XOR gate
and 1 mux using GDI cell
20
GDI CELL FOR XOR GATE
• Only 4 transistors are used
21
GDI CELL FOR 1-BIT FULL ADDER
• Built from two XOR gate and one MUX
• Number of transistors used is reduced to 10
22
TRANSIENT ANALYSIS OF GDI
BASED 1-BIT FULL ADDER
• Inputs : v(1) –A, v(4)-B, v(7)-Cin
• Outputs : v(8) – sum , v(9)- Cout
23
POWER-DELAY COMPARISION
24
CONCLUSION
• 2-Transistor implementation of complex logic functions
• In-cell swing restoration under certain operating conditions
• Low power design technique
• New Circuit is most energy efficient cell compared to CMOS circuits
• Issue of sequential logic design is currently being explored
• Works are going on in automation of a logic design methodology on
Gate Diffusion Input cells
25
REFERENCES
• WEBSITES
 www.ijecse.org
 ieeexplore.ieee.org/
 Implementation of 1-bit Full Adder using Gate Difuision Input (GDI)
cell,Arun Prakash Singh 1, Rohit Kumar 2:1,Electronics and Communication
Engineering Department, Northern India Engineering College,Lucknow, Uttar
Pradesh, India.2.Electronics and Communication Engineering Department,
Krishna Girls Engineering College
 A. Morgenshtein, A. Fish, I. A. Wagner,” Gate Diffusion Input (GDI) – A Novel
Power Efficient Method for Digital Circuits: A Design Methodology”, 14th
ASIC/SOC Conference, Washington D.C., USA, September 2001.
and more....
• PAPERS REFERED
26
27
THANK YOU
27

More Related Content

PPTX
Introduction to FPGAs
PDF
Physical design
DOCX
Intellectual property in vlsi
PDF
Low power vlsi design ppt
PPTX
System partitioning in VLSI and its considerations
PPTX
Placement and algorithm.
PPTX
I2C Protocol
PPTX
Vlsi physical design automation on partitioning
Introduction to FPGAs
Physical design
Intellectual property in vlsi
Low power vlsi design ppt
System partitioning in VLSI and its considerations
Placement and algorithm.
I2C Protocol
Vlsi physical design automation on partitioning

What's hot (20)

PPTX
Pass Transistor Logic
PPT
Introduction to VLSI
PPTX
Multi mode multi corner (mmmc)
PPTX
ASIC Design Flow | Physical Design | VLSI
PPT
Pass Transistor Logic
PPT
VLSI routing
PDF
VLSI Technology Trends
PPSX
Clock Distribution
PDF
VLSI Lab manual PDF
PPT
Placement and routing in full custom physical design
PPTX
MULTI Threshold
PPTX
PPTX
Lightly Doped Drain
PPSX
VLSI Testing Techniques
PPTX
Physical Design Flow Challenges at 28nm on Multi-million Gate Blocks
PPTX
Low power in vlsi with upf basics part 1
PPTX
Define Width and Height of Core and Die (http://www.vlsisystemdesign.com/PD-F...
PPT
Pass Transistor Logic
Introduction to VLSI
Multi mode multi corner (mmmc)
ASIC Design Flow | Physical Design | VLSI
Pass Transistor Logic
VLSI routing
VLSI Technology Trends
Clock Distribution
VLSI Lab manual PDF
Placement and routing in full custom physical design
MULTI Threshold
Lightly Doped Drain
VLSI Testing Techniques
Physical Design Flow Challenges at 28nm on Multi-million Gate Blocks
Low power in vlsi with upf basics part 1
Define Width and Height of Core and Die (http://www.vlsisystemdesign.com/PD-F...
Ad

Viewers also liked (20)

DOCX
Gate Diffusion Input Technology (Very Large Scale Integration)
PDF
Gdi cell
DOCX
Digital Electronics( half adders and full adders)
PPTX
CSLA and WTM using GDI Technique
PPTX
Design half ,full Adder and Subtractor
PPT
Half adder & full adder
PDF
My Report on adders
PDF
A report on 2 to 1 mux using tg
PPTX
4 bit cmos full adder in submicron technology with low leakage and groun...
DOCX
Ramya Project
DOCX
Project report on design & implementation of high speed carry select adder
PPTX
Adder ppt
PPTX
Explain Half Adder and Full Adder with Truth Table
PDF
Design a Low Power High Speed Full Adder Using AVL Technique Based on CMOS Na...
PPT
35th 36th Lecture
PPT
GdI 3e Motivation
PDF
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
PDF
Layout Design of Low Power Half Adder using 90nm Technology
PPT
Ieee project reversible logic gates by_amit
PPT
Pass transistor logic
Gate Diffusion Input Technology (Very Large Scale Integration)
Gdi cell
Digital Electronics( half adders and full adders)
CSLA and WTM using GDI Technique
Design half ,full Adder and Subtractor
Half adder & full adder
My Report on adders
A report on 2 to 1 mux using tg
4 bit cmos full adder in submicron technology with low leakage and groun...
Ramya Project
Project report on design & implementation of high speed carry select adder
Adder ppt
Explain Half Adder and Full Adder with Truth Table
Design a Low Power High Speed Full Adder Using AVL Technique Based on CMOS Na...
35th 36th Lecture
GdI 3e Motivation
Performance Analysis of Full Adder Based 2- Bit Comparator using Different De...
Layout Design of Low Power Half Adder using 90nm Technology
Ieee project reversible logic gates by_amit
Pass transistor logic
Ad

Similar to Implementation of 1 bit full adder using gate diffusion input (gdi) technique (20)

PDF
Mukherjee2015
PDF
Ce4301462465
PDF
Energy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
PDF
A Low power and area efficient CLA adder design using Full swing GDI technique
PDF
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
PDF
IRJET- Performance Evalution of Gate Diffusion Input and Modified Gate Di...
PPTX
Modified Gate Diffusion Input-MGDI
PDF
Reducing the Number Of Transistors In Carry Select Adder
PDF
IRJET- Design of 1 Bit ALU using Various Full Adder Circuits
PDF
Designing of Adders and Vedic Multiplier using Gate Diffusion Input
PDF
Design of low power cmos logic circuits using gate diffusion input (gdi) tech...
PDF
IRJET- Analysis of Proposed Finfet based Full Adder using CMOS Logic Style
PDF
Low power area gdi & ptl techniques based full adder designs
PDF
LOW POWER-AREA GDI & PTL TECHNIQUES BASED FULL ADDER DESIGNS
PDF
LOW POWER-AREA GDI & PTL TECHNIQUES BASED FULL ADDER DESIGNS
PDF
Comparative Analysis of Different Types of Full Adder Circuits
PDF
August 2024 - Top 10 Read Articles in VLSI design & Communication Systems
PPTX
design and implementation of Area efficient arithmetic circuit
PDF
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
PDF
Performance evaluation of full adder
Mukherjee2015
Ce4301462465
Energy Efficient Full Adders for Arithmetic Applications Based on GDI Logic
A Low power and area efficient CLA adder design using Full swing GDI technique
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
IRJET- Performance Evalution of Gate Diffusion Input and Modified Gate Di...
Modified Gate Diffusion Input-MGDI
Reducing the Number Of Transistors In Carry Select Adder
IRJET- Design of 1 Bit ALU using Various Full Adder Circuits
Designing of Adders and Vedic Multiplier using Gate Diffusion Input
Design of low power cmos logic circuits using gate diffusion input (gdi) tech...
IRJET- Analysis of Proposed Finfet based Full Adder using CMOS Logic Style
Low power area gdi & ptl techniques based full adder designs
LOW POWER-AREA GDI & PTL TECHNIQUES BASED FULL ADDER DESIGNS
LOW POWER-AREA GDI & PTL TECHNIQUES BASED FULL ADDER DESIGNS
Comparative Analysis of Different Types of Full Adder Circuits
August 2024 - Top 10 Read Articles in VLSI design & Communication Systems
design and implementation of Area efficient arithmetic circuit
Comparative Performance Analysis of Low Power Full Adder Design in Different ...
Performance evaluation of full adder

More from Grace Abraham (7)

PPTX
Maha an energy efficient malleable hardware accelerator for data intensive a...
PPTX
Embedded system hardware architecture ii
PPTX
Design and implementation of cmos rail to-rail operational amplifiers
PPTX
Clock recovery in mesochronous systems and pleisochronous systems
PPTX
MEMS ACCELEROMETER BASED NONSPECIFIC – USER HAND GESTURE RECOGNITION
PPTX
Rtl design optimizations and tradeoffs
PPTX
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...
Maha an energy efficient malleable hardware accelerator for data intensive a...
Embedded system hardware architecture ii
Design and implementation of cmos rail to-rail operational amplifiers
Clock recovery in mesochronous systems and pleisochronous systems
MEMS ACCELEROMETER BASED NONSPECIFIC – USER HAND GESTURE RECOGNITION
Rtl design optimizations and tradeoffs
A 128 kbit sram with an embedded energy monitoring circuit and sense amplifie...

Implementation of 1 bit full adder using gate diffusion input (gdi) technique

  • 2. GRACE ABRAHAM ROLL . NO : 01 S1 MTECH VLSI & ES FISAT IMPLEMENTATION OF 1-BIT FULL ADDER USING GATE DIFFUSION INPUT (GDI) TECHNIQUE 2
  • 3. CONTENTS • INTRODUCTION • ADVANTAGES OF GDI OVER CMOS TECHNOLOGY • BASIC GDI CELL FUNCTIONS • TRANSIENT ANALYSIS OF BASIC GDI FUNCTIONS • OPERATIONAL ANALYSIS • COMPARISION WITH CMOS LOGIC STYLES • CONVENTIONAL CMOS 1-BIT FULL ADDER • XOR BASED FULL ADDER • GDI 1-BIT FULL ADDER • CONCLUSION 3
  • 4. INTRODUCTION • VLSI application use arithmetic operations • Logic gates are building blocks of digital circuits • 1-bit full adder cell used in arithmetic circuits • Enhancing the performance is critical • Low power VLSI systems is highly in demand • Designers are faced with more constraints • Main aim is to minimize the power consumption  Low power  High speed  Small silicon area  High throughput 4
  • 5. • Why Low power ? 5  Power dissipation limitations come in 2 ways  Low power operation is desirable in integrated circuits o Cooling considerations  Large amount of energy dissipation by high speed circuits  Heat removal by package is a limitation o Increasing popularity of portable electronic devices  Laptops, portable video players, cellular phones  Batteries as power source  Limited time of operation before they require recharging
  • 6. 6 ADVANTAGES OF GDI OVER CMOS • Low power circuit design • Allows reducing power consumption • Reducing propagation delay • Reducing area of digital circuit • Maintaining low complexity of logic design
  • 7. 7 BASIC GDI CELL FUNCTIONS • Reminds the standard CMOS inverter • Basic structure  3 inputs  1 output  Bulk of both NMOS & PMOS are connected to N or P respectively o G (common gate input of NMOS & PMOS) o P (input to the source/drain of PMOS) o N (input to the source/drain of NMOS ) o D
  • 8. 8
  • 9. • Boolean function uses 6-12 transistors in CMOS • Less number of transistors are used in GDI • Improvements  Design complexity level  Transistor counts  Static Power dissipation 9
  • 10. TRANSIENT ANALYSIS OF BASIC GATE DIFFUSION INPUT (GDI) FUNCTIONS 10 • v(1) : Input voltage at G • v(2) : Input voltage at P • v(4) : Input voltage at N • v(3) : Output voltage at D
  • 11. 11
  • 12. 12
  • 13. 13 OPERATIONAL ANALYSIS • Problem with pass transistor logic : low voltage swing • For function F1 • Low swing occurs in output when A=0 & B=0 • Expected Vtp = 0 v , due to poor high to low transition chara. of PMOS Vtp =.50v
  • 14. 14 • Extra buffer circuitry may eliminate low voltage swing • About 50% of GDI cell operates as regular CMOS inverter • Used as a digital buffer for logic level restoration • In some cases, when VDD= 1 without a swing from the previous stages, a GDI functions as an inverter buffer and recovers the voltage swing
  • 15. 15 COMPARISION WITH CMOS LOGIC STYLES • Circuits were designed in 0.35µm twin well CMOS technology • Simulated using AIMSPICE at 3.3V with load capacitance =100 fF
  • 16. 16 • GDI have the lowest transistor count • Both power and delay are less in case of GDI technique
  • 17. 17 CONVENTIONAL CMOS 1-BIT FULL ADDER • In VLSI application, arithmetic operations play important role • 1 bit full adder is building block of all operations • CMOS 1 bit full adder  Addition  Subtraction  Multiplication  Inputs : A, B, Cin (1 bit)  Outputs : Sum, Carry (1 bit)
  • 18. • CMOS design style is not area efficient for complex gates • CMOS full adder cell has 28 transistors • Pseudo NMOS • Dynamic logic • CMOS logic  Static power consumption is high  Compromise noise margin  Charge leakage  Charge sharing  PMOS pull up & NMOS pull down network  Number of transistors used is high o Requires frequent refreshing 18
  • 19. 19
  • 20. XOR BASED FULL ADDER • Equation obtained earlier can be modified as • Full adder can be implemented as 2 XOR gate and 1 mux using GDI cell 20
  • 21. GDI CELL FOR XOR GATE • Only 4 transistors are used 21
  • 22. GDI CELL FOR 1-BIT FULL ADDER • Built from two XOR gate and one MUX • Number of transistors used is reduced to 10 22
  • 23. TRANSIENT ANALYSIS OF GDI BASED 1-BIT FULL ADDER • Inputs : v(1) –A, v(4)-B, v(7)-Cin • Outputs : v(8) – sum , v(9)- Cout 23
  • 25. CONCLUSION • 2-Transistor implementation of complex logic functions • In-cell swing restoration under certain operating conditions • Low power design technique • New Circuit is most energy efficient cell compared to CMOS circuits • Issue of sequential logic design is currently being explored • Works are going on in automation of a logic design methodology on Gate Diffusion Input cells 25
  • 26. REFERENCES • WEBSITES  www.ijecse.org  ieeexplore.ieee.org/  Implementation of 1-bit Full Adder using Gate Difuision Input (GDI) cell,Arun Prakash Singh 1, Rohit Kumar 2:1,Electronics and Communication Engineering Department, Northern India Engineering College,Lucknow, Uttar Pradesh, India.2.Electronics and Communication Engineering Department, Krishna Girls Engineering College  A. Morgenshtein, A. Fish, I. A. Wagner,” Gate Diffusion Input (GDI) – A Novel Power Efficient Method for Digital Circuits: A Design Methodology”, 14th ASIC/SOC Conference, Washington D.C., USA, September 2001. and more.... • PAPERS REFERED 26