This paper discusses the design and simulation of a non-pipelined, multi-cycle 16-bit RISC educational processor using Verilog HDL based on the Sayeh architecture. The processor aims to provide a customizable platform for students to understand and experiment with processor architecture through hardware descriptive languages. Simulation results and an extensive architectural overview are provided, showcasing the potential for educational use in engineering institutions.