The document presents a design for an area-efficient and high-speed VLSI architecture for computing 1-D discrete wavelet transform (DWT) using a lifting scheme, aiming to minimize clock cycles and hardware resources. Implemented on a Xilinx FPGA with the Virtex-II Pro family device, the proposed architecture utilizes a pipeline structure that enhances computing speed while maintaining low hardware requirements. The architecture achieves optimal resource utilization and is suitable for real-time DWT applications, outperforming existing designs in both computing time and area efficiency.