This document discusses the design and implementation of a priority-arbiter based router for network-on-chip (NoC) systems, detailing its architecture and functionality with 2x2 and 3x3 mesh topologies. The router design utilizes Xilinx ISE and is synthesized using an Artix-7 FPGA, with performance evaluated based on area, timing, and frequency metrics. The proposed solution aims to enhance NoC performance through improved verification and a priority-based routing algorithm, addressing existing challenges in real-time environments.