SlideShare a Scribd company logo
2
Most read
3
Most read
4
Most read
Agenda:
Friday, August 22, 2014 Architecture of 80386
Salient Features of 80386
Functional Block Diagram of 80836
Pin Description of 8086
1
Salient Features of 80386X
It supports 8/16/32 bit data operands
It has 132 pins.
It has 32-bit internal registers
It supports 32-bit data bus and 32-bit
non-multiplexed address bus
Friday, August 22, 2014 2Architecture of 80386
Cont’d…
It supports
Physical Address of 4GB
Maximum Segment size of 4GB
Virtual Address of 64TB(4GB seg. * 16,384
segments)
3 Types of 80386
1. 80386DX(floating point capability.)
2. 80386SX(16-bit data bus)
3. 80386SL(several power management
options)
Friday, August 22, 2014 3Architecture of 80386
Cont’d…
It operates in 3 different modes
Real
Protected
Virtual .
MMU provides virtual memory, paging
and 4 levels of protection
Low cost & low power consumption.
Clock Frequency : 20,25 and 33MHz
Friday, August 22, 2014 4Architecture of 80386
Friday, August 22, 2014 Architecture of 80386 5
**Snapshot of 80386
Friday, August 22, 2014 6Architecture of 80386
Central Processing Unit
Bus Control UnitMemory Management Unit
Architecture of 80386
Central Processing Unit
Memory Management Unit
Bus Control Unit
Friday, August 22, 2014 7Architecture of 80386
Central Processing Unit
Execution Unit:
Execution unit has 8 General and Special purpose
registers, which are either used for handling data or
calculating offset addresses.
The 64-bit barrel shifter increases the speed of all
shift, rotate.
Multiply/divide logic implements the bit-shift-
rotate algorithms to complete the operation in
minimum time.
8Friday, August 22, 2014 Architecture of 80386
The CPU is further divided into:
Execution Unit
Instruction Unit
Instruction Unit:
It decodes the opcode bytes received from the 16-byte
instruction code queue and arrange them into a 3-
decoded instruction queue.
After decoding it is passed to control section for
deriving necessary control signals
9Friday, August 22, 2014 Architecture of 80386
Memory Management Unit
MMU consists of a segmentation unit and paging unit.
Segmentation Unit:
Uses of two address components - segment and offset –
for relocability and sharing of data.
It allows a maximum segment size of 4GB.
10Friday, August 22, 2014 Architecture of 80386
Memory Management Unit
Paging Unit
It organizes physical memory in terms of pages of 4KB
size.
It works under the control of segmentation unit i.e. each
segment is divided into pages.
It converts linear addresses into physical addresses.
The control and attribute PLA checks privileges at page
level.
11Friday, August 22, 2014 Architecture of 80386
Bus Control Unit
12
It has a prioritizer to resolve the priority of various bus
requests. This controls the access of the bus.
The address driver drives the bus enable and address
signals A2 – A31.
Friday, August 22, 2014 Architecture of 80386
Friday, August 22, 2014 Architecture of 80386 13
**Snapshot of 80386
Pin Layout
Friday, August 22, 2014 14
Architecture of 80386
80386
PROCESSOR
CLK 2
2 X CLOCK
DATA
BUS
D 0 – D 31
32 BIT
DATA
BUS
CONTROL
ADS #
NA #
BS 16 #
READY
HOLD
HLDA
INTR
NMI
RESET
BUS
ARBITRATION
INTERRUPTS
GND
V CC
POWER
CONNECTIO
NS
ERROR #
BUSY #
PEREQ
LOCK #
M / IO
D / C #
ADDRESS
BUS
A 2 – A 31
BE 3 #
BE 2 #
BE 1 #
BE 0 #
W / R #
COPROCESS
OR
SIGNALLING
BUS CYCLE
DEFINATION
BYTE
ENABLI
NES
32 – BIT
ADDRESS
Friday, August 22, 2014 15Architecture of 80386
W/R: The write / read output distinguishes the write and read
cycles from one another.
D/C: Whether the bus operation is data R/W or control word
transfer.
M/IO: Operation is memory or I/O.
PEREQ: Requset to fetch first part of data word for coprocessor.
BUSY: Coprocessor uses this to notify that, instruction
execution is going on.
LOCK: The LOCK output pin enables the CPU to prevent the
other bus masters from gaining the control of the system bus.
NA: The next address input pin, if activated, allows address
pipelining.
Friday, August 22, 2014 16Architecture of 80386
ADS#: The address status output pin indicates that the address
bus and bus cycle definition pins( W/R#, D/C#, M/IO#, BE0# to
BE3# ) are carrying the respective valid signals.
BS16: The bus size – 16 input pin allows the interfacing of 16 bit
devices with the 32 bit wide 80386 data bus.
READY#: The ready signals indicates to the CPU that the
previous bus cycle has been terminated and the bus is ready for
the next cycle.
VCC: These are system power supply lines.
VSS/GND:These return lines for the power supply.
Friday, August 22, 2014 17Architecture of 80386
Friday, August 22, 2014 18Architecture of 80386
S.N. Parameter 8086 80386
1 Number of Pins 40 132
2 Pin Nature DIP No DIP
3 Clock rate Supports 5,8 & 10Mhz 16 & 20 MHz
4 Operating Mode 2(viz. minimum &
Maximum)
3(viz. real, protected
& virtual)
5 Signal Category 3 2
6 Number of Registers 14, 16bit 16, 32 bit
7 Architecture(Processor) 16bit 32bit
8 Architecture Composition in unit 2 (viz. EU, BIU) 3(CPU,MMU & BCU)
9 Data Bus 16 bit 32 bit
10 Address Bus 20 bit 32 bit
11 Memory Access Up to 1 MB Up to 4 Gb
12 Power Consumption High Low
13 Cost High Low

More Related Content

PPT
Pin Description Of Intel 80386 DX Microprocessor
PPTX
80386 processor
PPTX
Architecture of 80286 microprocessor
PPTX
Introduction to 80386
PPT
80286 microprocessor
PPTX
INTEL 80386 MICROPROCESSOR
PPT
80486 microprocessor
PPTX
80486 and pentium
Pin Description Of Intel 80386 DX Microprocessor
80386 processor
Architecture of 80286 microprocessor
Introduction to 80386
80286 microprocessor
INTEL 80386 MICROPROCESSOR
80486 microprocessor
80486 and pentium

What's hot (20)

PPTX
80386 Architecture
DOCX
Block diagram of 80286
PPTX
Presentation on 8086 Microprocessor
PPTX
80286 microprocessors
PPTX
Register of 80386
PPTX
Pentium processor
PPTX
8237 dma controller
PPTX
I/O system in intel 80386 microcomputer architecture
PPTX
Microprocessor 80286
PPTX
80386-1.pptx
PDF
8085 microprocessor ramesh gaonkar
PPTX
Pentium (80586) Microprocessor By Er. Swapnil Kaware
PPT
PPTX
Microprocessor 8086
PPTX
Arm modes
PPTX
8251 USART
PPT
Microprocessors - 80386DX
PPTX
Memory banking-of-8086-final
PPTX
8251 USART
PPTX
Memory System
80386 Architecture
Block diagram of 80286
Presentation on 8086 Microprocessor
80286 microprocessors
Register of 80386
Pentium processor
8237 dma controller
I/O system in intel 80386 microcomputer architecture
Microprocessor 80286
80386-1.pptx
8085 microprocessor ramesh gaonkar
Pentium (80586) Microprocessor By Er. Swapnil Kaware
Microprocessor 8086
Arm modes
8251 USART
Microprocessors - 80386DX
Memory banking-of-8086-final
8251 USART
Memory System
Ad

Similar to Salient featurs of 80386 (20)

PDF
Cs14 406 80386-mod1
PPT
Unit-I_new Introduction to 80386 RMK.ppt
PDF
Module 1 8086
PDF
Microprocessor 8086 8087_nitin ahire
PDF
Microprocessor 8086 nitin_p
PDF
Microprocessor
PPT
Pin Description Diagram of Intel 80386 DX Microprocessor
PPTX
80386 & 80486
PPTX
Lecture1_Introductionby vu eee dept.pptx
PDF
Management of system software
PDF
8086 microprocessor
PPT
Introduction to 8086 Microprocessors.ppt
PDF
80386 Basic Programming Model and Application
PDF
Microprocessor Unit-1( Introduction to 80386 Microprocessors)Second Year ppt
PPTX
Unit 1 & 2.pptx for microprocssor explant
PDF
microprocessor and microcontroller 8086 /8085
PPT
ADVANCED MICROPROCESSORS featuers, block diagram and register organization.ppt
PDF
80486 micr
DOCX
All processors
Cs14 406 80386-mod1
Unit-I_new Introduction to 80386 RMK.ppt
Module 1 8086
Microprocessor 8086 8087_nitin ahire
Microprocessor 8086 nitin_p
Microprocessor
Pin Description Diagram of Intel 80386 DX Microprocessor
80386 & 80486
Lecture1_Introductionby vu eee dept.pptx
Management of system software
8086 microprocessor
Introduction to 8086 Microprocessors.ppt
80386 Basic Programming Model and Application
Microprocessor Unit-1( Introduction to 80386 Microprocessors)Second Year ppt
Unit 1 & 2.pptx for microprocssor explant
microprocessor and microcontroller 8086 /8085
ADVANCED MICROPROCESSORS featuers, block diagram and register organization.ppt
80486 micr
All processors
Ad

More from aviban (12)

PPTX
Signal descriptors of 8086
PPTX
Segments
PPTX
Number system
PPTX
Modes of 80386
PPTX
Microprocessor vs. microcontroller
PPTX
Memory map
PPTX
Ma
PPTX
Instruction set of 8086
PPTX
Flag registers, addressing modes, instruction set
PPTX
Additional good diagrams
PPT
Data structures & problem solving unit 1 ppt
PPTX
Applications of Discrete Structures
Signal descriptors of 8086
Segments
Number system
Modes of 80386
Microprocessor vs. microcontroller
Memory map
Ma
Instruction set of 8086
Flag registers, addressing modes, instruction set
Additional good diagrams
Data structures & problem solving unit 1 ppt
Applications of Discrete Structures

Salient featurs of 80386

  • 1. Agenda: Friday, August 22, 2014 Architecture of 80386 Salient Features of 80386 Functional Block Diagram of 80836 Pin Description of 8086 1
  • 2. Salient Features of 80386X It supports 8/16/32 bit data operands It has 132 pins. It has 32-bit internal registers It supports 32-bit data bus and 32-bit non-multiplexed address bus Friday, August 22, 2014 2Architecture of 80386
  • 3. Cont’d… It supports Physical Address of 4GB Maximum Segment size of 4GB Virtual Address of 64TB(4GB seg. * 16,384 segments) 3 Types of 80386 1. 80386DX(floating point capability.) 2. 80386SX(16-bit data bus) 3. 80386SL(several power management options) Friday, August 22, 2014 3Architecture of 80386
  • 4. Cont’d… It operates in 3 different modes Real Protected Virtual . MMU provides virtual memory, paging and 4 levels of protection Low cost & low power consumption. Clock Frequency : 20,25 and 33MHz Friday, August 22, 2014 4Architecture of 80386
  • 5. Friday, August 22, 2014 Architecture of 80386 5 **Snapshot of 80386
  • 6. Friday, August 22, 2014 6Architecture of 80386 Central Processing Unit Bus Control UnitMemory Management Unit
  • 7. Architecture of 80386 Central Processing Unit Memory Management Unit Bus Control Unit Friday, August 22, 2014 7Architecture of 80386
  • 8. Central Processing Unit Execution Unit: Execution unit has 8 General and Special purpose registers, which are either used for handling data or calculating offset addresses. The 64-bit barrel shifter increases the speed of all shift, rotate. Multiply/divide logic implements the bit-shift- rotate algorithms to complete the operation in minimum time. 8Friday, August 22, 2014 Architecture of 80386 The CPU is further divided into: Execution Unit Instruction Unit
  • 9. Instruction Unit: It decodes the opcode bytes received from the 16-byte instruction code queue and arrange them into a 3- decoded instruction queue. After decoding it is passed to control section for deriving necessary control signals 9Friday, August 22, 2014 Architecture of 80386
  • 10. Memory Management Unit MMU consists of a segmentation unit and paging unit. Segmentation Unit: Uses of two address components - segment and offset – for relocability and sharing of data. It allows a maximum segment size of 4GB. 10Friday, August 22, 2014 Architecture of 80386
  • 11. Memory Management Unit Paging Unit It organizes physical memory in terms of pages of 4KB size. It works under the control of segmentation unit i.e. each segment is divided into pages. It converts linear addresses into physical addresses. The control and attribute PLA checks privileges at page level. 11Friday, August 22, 2014 Architecture of 80386
  • 12. Bus Control Unit 12 It has a prioritizer to resolve the priority of various bus requests. This controls the access of the bus. The address driver drives the bus enable and address signals A2 – A31. Friday, August 22, 2014 Architecture of 80386
  • 13. Friday, August 22, 2014 Architecture of 80386 13 **Snapshot of 80386
  • 14. Pin Layout Friday, August 22, 2014 14 Architecture of 80386
  • 15. 80386 PROCESSOR CLK 2 2 X CLOCK DATA BUS D 0 – D 31 32 BIT DATA BUS CONTROL ADS # NA # BS 16 # READY HOLD HLDA INTR NMI RESET BUS ARBITRATION INTERRUPTS GND V CC POWER CONNECTIO NS ERROR # BUSY # PEREQ LOCK # M / IO D / C # ADDRESS BUS A 2 – A 31 BE 3 # BE 2 # BE 1 # BE 0 # W / R # COPROCESS OR SIGNALLING BUS CYCLE DEFINATION BYTE ENABLI NES 32 – BIT ADDRESS Friday, August 22, 2014 15Architecture of 80386
  • 16. W/R: The write / read output distinguishes the write and read cycles from one another. D/C: Whether the bus operation is data R/W or control word transfer. M/IO: Operation is memory or I/O. PEREQ: Requset to fetch first part of data word for coprocessor. BUSY: Coprocessor uses this to notify that, instruction execution is going on. LOCK: The LOCK output pin enables the CPU to prevent the other bus masters from gaining the control of the system bus. NA: The next address input pin, if activated, allows address pipelining. Friday, August 22, 2014 16Architecture of 80386
  • 17. ADS#: The address status output pin indicates that the address bus and bus cycle definition pins( W/R#, D/C#, M/IO#, BE0# to BE3# ) are carrying the respective valid signals. BS16: The bus size – 16 input pin allows the interfacing of 16 bit devices with the 32 bit wide 80386 data bus. READY#: The ready signals indicates to the CPU that the previous bus cycle has been terminated and the bus is ready for the next cycle. VCC: These are system power supply lines. VSS/GND:These return lines for the power supply. Friday, August 22, 2014 17Architecture of 80386
  • 18. Friday, August 22, 2014 18Architecture of 80386 S.N. Parameter 8086 80386 1 Number of Pins 40 132 2 Pin Nature DIP No DIP 3 Clock rate Supports 5,8 & 10Mhz 16 & 20 MHz 4 Operating Mode 2(viz. minimum & Maximum) 3(viz. real, protected & virtual) 5 Signal Category 3 2 6 Number of Registers 14, 16bit 16, 32 bit 7 Architecture(Processor) 16bit 32bit 8 Architecture Composition in unit 2 (viz. EU, BIU) 3(CPU,MMU & BCU) 9 Data Bus 16 bit 32 bit 10 Address Bus 20 bit 32 bit 11 Memory Access Up to 1 MB Up to 4 Gb 12 Power Consumption High Low 13 Cost High Low